Utilize este identificador para referenciar este registo:
https://hdl.handle.net/1822/52762
Registo completo
Campo DC | Valor | Idioma |
---|---|---|
dc.contributor.author | Machado, Ricardo J. | por |
dc.contributor.author | Pinto, Sandro | por |
dc.contributor.author | Cabral, Jorge | por |
dc.contributor.author | Tavares, Adriano | por |
dc.date.accessioned | 2018-03-19T11:27:51Z | - |
dc.date.issued | 2016 | - |
dc.identifier.isbn | 9781509000579 | por |
dc.identifier.issn | 2158-8481 | por |
dc.identifier.uri | https://hdl.handle.net/1822/52762 | - |
dc.description.abstract | The growing complexity of current embedded systems increases not only the time-to-prototype and time-to-market, but it also requires a major effort around repetitive engineering tasks in order to maximize the efficiency and minimize the money investment. A lot of research has been done on this field, leading system development, test automation and system reutilization to huge relevance and considerable importance in industry and academia. Using eXtensible Markup Language (XML) files to store Intellectual Property (IP) metadata, the IP-XACT standard arises as a possible solution for IP reutilization and vendor independence. This paper describes a RTL design generator that uses IP-XACT components description and apply XSLT transformations for complete system generation, following a generative programming (GP) approach while automating the design flow through the integration and interoperability of external tools needed to design, implement and finally deploy the final system under the chosen FPGA board. The aim is to provide a unified and easy to use interface for code generation and deployment independent from FPGA vendors, i.e., fostering vendor-agnosticism. | por |
dc.description.sponsorship | This work has been supported by FCT - Fundação para a Ciência e Tecnologia within the Project Scope: UID/CEC/00319/2013. | por |
dc.language.iso | eng | por |
dc.publisher | IEEE | por |
dc.relation | info:eu-repo/grantAgreement/FCT/5876/147280/PT | por |
dc.rights | restrictedAccess | por |
dc.subject | HDL code generator | por |
dc.subject | IP-XACT | por |
dc.subject | Process automation | por |
dc.subject | XML | por |
dc.subject | XSLT | por |
dc.title | FPGA vendor-agnostic IP-XACT- and XSLT-based RTL design generator | por |
dc.type | conferencePaper | por |
dc.peerreviewed | yes | por |
dc.relation.publisherversion | http://ieeexplore.ieee.org/xpl/mostRecentIssue.jsp?punumber=7489933 | por |
oaire.citationConferenceDate | 18-20 abr. 2016 | - |
sdum.event.title | 18th Mediterranean Electrotechnical Conference (MELECON 2016) | - |
oaire.citationConferencePlace | Lemesos, Cyprus | por |
dc.date.updated | 2018-03-04T13:51:13Z | - |
dc.identifier.doi | 10.1109/MELCON.2016.7495380 | por |
dc.identifier.eisbn | 978-1-5090-0058-6 | - |
dc.description.publicationversion | info:eu-repo/semantics/publishedVersion | por |
dc.subject.wos | Science & Technology | - |
sdum.export.identifier | 4172 | - |
sdum.journal | Ieee Mediterranean Electrotechnical Conference-Melecon | por |
sdum.conferencePublication | Proceedings of the 18th Mediterranean Electrotechnical Conference: Intelligent and Efficient Technologies and Services for the Citizen (MELECON 2016) | por |
Aparece nas coleções: |
Ficheiros deste registo:
Ficheiro | Descrição | Tamanho | Formato | |
---|---|---|---|---|
FPGA Vendor-agnostic IP-XACT- and XSLT-based RTL Design Generator.pdf Acesso restrito! | 900,99 kB | Adobe PDF | Ver/Abrir |